# ISTANBUL TECHNICAL UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

# BLG 222E COMPUTER ORGANIZATION PROJECT REPORT

Project : 2

**DATE** : 03.04.2019

GROUP NO: 34

#### **GROUP MEMBERS:**

150160150 : MEHMET ZULFIKAR BARMAN

150170005 : SONER OZTURK

150170062 : MEHMET FATIH YILDIRIM

150170098 : SAHIN AKKAYA

150170715 : MUSTAFA TEMURTAS

#### **SPRING 2019**

# Contents

|   | FRONT COVER  |   |  |
|---|--------------|---|--|
|   | CONTENTS     |   |  |
| 1 | INTRODUCTION | 1 |  |
| 2 | Part 1       | 1 |  |
| 3 | Part 2       | 3 |  |
| 4 | CONCLUSION   | 5 |  |

#### 1 INTRODUCTION

In this project, we designed and implemented Arithmetic Logic Unit and we implemented the organization which give us in the project.

### 2 Part 1

In this part we designed an Arithmetic Logic Unit (ALU) that has two 8-bit inputs and an 8-bit output. We used 4 bit FunSel input to choose the function. For the functions we used the tools already in the logisim (full adder, or gate, shifter etc.). As in previous project, we used multiplexers in order to determine which operation result will be shown as the output.



|   | FunSel | OutALU        | Z | C | Ν | 0 |   |
|---|--------|---------------|---|---|---|---|---|
|   | 0000   | A AND B       | ٧ | - | ٧ | - |   |
|   | 0001   | A OR B        | ٧ | _ | ٧ | _ |   |
|   | 0010   | NOT A         | ٧ | _ | ٧ | - |   |
|   | 0011   | A XOR B       | ٧ | _ | ٧ | _ |   |
|   | 0100   | Α             | ٧ | - | ٧ | - |   |
|   | 0101   | A + B         | ٧ | ٧ | ٧ | ٧ |   |
|   | 0110   | A + B + Carry | ٧ | ٧ | ٧ | ٧ |   |
|   | 0111   | A - B         | ٧ | ٧ | ٧ | ٧ |   |
|   | 1000   | В             | ٧ | - | ٧ | - |   |
|   | 1001   | NOT B         | ٧ | _ | ٧ | _ |   |
|   | 1010   | LSL A         | ٧ | ٧ | ٧ | _ |   |
|   | 1011   | LSR A         | ٧ | ٧ | ٧ | - |   |
|   | 1100   | ASL A         | ٧ | _ | ٧ | ٧ |   |
|   | 1101   | ASR A         | ٧ | _ | ٧ | - |   |
|   | 1110   | CSL A         | ٧ | ٧ | ٧ | ٧ |   |
|   | 1111   | CSR A         | ٧ | ٧ | ٧ | ٧ |   |
| _ |        |               |   |   |   |   | _ |

Figure 1: The ALU(Left) and its characteristic table(Right)



Figure 2: ALU that has two 8-bit inputs and an 8-bit output

# 3 Part 2

In this part we implemented the organization given below.



Figure 3: ALU System



Figure 4: Implementation of the ALU System

# 4 CONCLUSION

In this project we designed an Arithmetic Logic Unit(ALU) and we used this ALU in our ALU system. We also used 16-bit IR register, 8-bit address register and the general purpose register file which we have designed in the project 1. When we were doing this project, we learned how the ALU works and we started to compose basic parts to create a basic computer.